# HT6116-70 CMOS 2K×8-Bit SRAM #### **Features** - Single 5V power supply - Low power consumption - Operating: 400mW (Typ.) - Standby: 5μW (Typ.) - 70ns (Max.) high speed access time - Power down by pin $\overline{\text{CS}}$ - TTL compatible interface levels - Fully static operation - Memory expansion by pin OE - Common I/O using tri-state outputs - Pin-compatible with standard 2K×8 bits of EPROM/MASK ROM - 24-pin DIP/SDIP/SOP package ### **General Description** The HT6116-70 is a 16384-bit static random access memory. It is organized with 2048 words of 8 bits in length, and operates with a single 5V power supply. The IC is built with a high performance CMOS 0.8µm process in order to obtain a low standby current and high reliability. The IC contains six-transistor full CMOS mem- ory cells and TTL compatible inputs and outputs, which are easily interface with common system bus structures. The Data bus of the HT6116-70 is designed as a tri-state type. The IC is in the standby mode if the $\overline{\text{CS}}$ pin is set to "high". ## Pin Assignment #### **Block Diagram** 1 ## **Pin Description** | Pin No. | Pin Name | I/O | Description | |--------------------|-----------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8~1,<br>23, 22, 19 | A0~A7<br>A8, A9, A10 | I | Address inputs | | 9~11<br>13~17 | D0~D2<br>D3~D7 | I/O | Data inputs and outputs | | 12 | VSS | I | Negative power supply, usually connected to the ground | | 18 | $\overline{ ext{CS}}$ | I | Chip select signal pin When this signal is high, the $\underline{\text{chip}}$ is in the standby mode. The chip is in the active mode, if $\overline{\text{CS}}$ is low. | | 20 | ŌĒ | I | Output enable signal pin | | 21 | WE | I | Write enable signal pin | | 24 | VDD | I | Positive power supply | ## **Absolute Maximum Ratings\*** | Supply Voltage0.3V to +7.0V | Storage Temperature $-50$ °C to $+125$ °C | |-----------------------------------|-------------------------------------------| | Input VoltageVSS-0.3V to VDD+0.3V | Operating Temperature40°C to +85°C | \*Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of this device at these or any other conditions above those indicated in the operational sections of this specification is not implied and exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **D.C.** Characteristics $(Ta=25^{\circ}C)$ | Symbol | Parameter | | Test Conditions | Min. | Тур. | Max. | Unit | |--------------------|------------------------|-------------------------------------|---------------------------------------------------------------------|--------|------|------|------| | | Parameter | $\mathbf{V}_{\mathbf{D}\mathbf{D}}$ | Conditions | WIIII. | | | | | $V_{ m DD}$ | Operating Voltage | | _ | 4.5 | 5.0 | 5.5 | V | | ${ m I_{LI}}$ | Input Leakage Current | 5V | $ m V_{IN}$ =0 to $ m V_{DD}$ | _ | 0.1 | 10 | μA | | $I_{ m LO}$ | Output Leakage Current | 5V | $ m V_{O}$ =0 to $ m V_{DD}$ | _ | 0.1 | 10 | μA | | $I_{ m DD}$ | Operating Current | 5V | $V_{IH}$ =2.2V, $V_{IL}$ =0.8V In write mode, $t_{WC}$ =1 $\mu s$ . | _ | 45 | 90 | mA | | | | 5V | $V_{IH}$ =2.2V, $V_{IL}$ =0.8V In read mode, $t_{RC}$ =1 $\mu$ s. | _ | 80 | 90 | mA | | $I_{\mathrm{STB}}$ | Standby Current | 5V | V <sub>IH</sub> =2.2V, V <sub>IL</sub> =0.8V<br>(TTL Input) | _ | 0.8 | 1.5 | mA | | | | 5V | V <sub>IH</sub> =4.8V, V <sub>IL</sub> =0.2V<br>(CMOS Input) | | 0.1 | 3 | μА | | Symbol | Parameter | | Test Conditions | N/1: | Тур. | Max. | Unit | |-------------------|-----------------------|-------------------|-----------------------|------|------|------|------| | | | $\mathbf{V_{DD}}$ | Conditions | Min. | | | Unit | | $V_{\mathrm{IH}}$ | Input Voltage | 5V | | 2.2 | 2 | 5.3 | V | | $ m V_{IL}$ | | 5V | _ | -0.3 | 0.2 | 0.8 | V | | I <sub>OH</sub> | Output Source Current | 5V | V <sub>OH</sub> =4.5V | -1.2 | -6.2 | _ | mA | | $I_{ m OL}$ | Output Sink Current | 5V | V <sub>OL</sub> =0.5V | 4.8 | 14.5 | _ | mA | ## A.C. Test Conditions | Item | Condition | |----------------------------------|---------------------| | Input pulse high level | V <sub>IH</sub> =3V | | Input pulse low level | $V_{\rm IL}$ =0 $V$ | | Input and output reference level | 1.5V | | Output load | See Figures below | **Output Load** Output Load for tclz, tolz, tchz, tohz, twhz and tow #### A.C. Characteristics #### Read cycle $(V_{DD}=5V\pm10\%, GND=0V, Ta=-40^{\circ}C \text{ to } +85^{\circ}C)$ | Symbol | Parameter | Min. | Тур. | Max. | Unit | |-------------------------------------|------------------------------------|------|------|------|------| | $\mathbf{t}_{\mathrm{RC}}$ | Read Cycle Time | 70 | 36 | _ | ns | | $\mathbf{t}_{\mathbf{A}\mathbf{A}}$ | Address Access Time | _ | 35 | 70 | ns | | tacs | Chip Select Access Time | _ | 35 | 70 | ns | | toE | Output Enable to Output Valid | _ | 12 | 40 | ns | | toH | Output Hold from Address Change | 10 | 12 | _ | ns | | $\mathbf{t}_{\mathrm{CLZ}}$ | Chip Enable to Output in Low-Z | 10 | _ | _ | ns | | tolz | Output Enable to Output in Low-Z | 10 | _ | _ | ns | | tonz | Output Disable to Output in High–Z | 0 | _ | 30 | ns | | $\mathbf{t}_{\mathrm{CHZ}}$ | Chip Disable to Output in High-Z | 0 | | 30 | ns | Note: 1. A read occurs during the overlap of a low $\overline{\text{CS}}$ and a high $\overline{\text{WE}}$ $2.\ t_{CHZ}$ and $t_{OHZ}$ are specified by the time when data out is floating #### Write cycle (V<sub>DD</sub>=5V $\pm$ 10%, GND=0V, Ta= $-40^{\circ}$ C to +85 $^{\circ}$ C) | Symbol | Parameter | Min. | Тур. | Max. | Unit | |-----------------------------|------------------------------------|------|------|------|------| | $ m t_{WC}$ | Write Cycle Time | 70 | 36 | _ | ns | | $\mathbf{t}_{\mathrm{DW}}$ | Data Set up Time | 20 | 18 | _ | ns | | $\mathbf{t}_{\mathrm{DH}}$ | Data Hold Time from Write Time | 5 | 0 | _ | ns | | $\mathbf{t}_{\mathrm{AW}}$ | Address Valid to End of Write | 50 | 15 | _ | ns | | $t_{AS}$ | Address Setup Time | 20 | 14 | | ns | | $\mathbf{t_{WP}}$ | Write Pulse Width | 25 | 0 | _ | ns | | $\mathbf{t}_{\mathrm{WR}}$ | Write Recovery Time | 5 | _ | _ | ns | | $\mathbf{t}_{\mathrm{CW}}$ | Chip Selection to End of Write | 35 | _ | _ | ns | | tow | Output Active from End of Write | 5 | _ | _ | ns | | tonz | Output Disable to Output in High-Z | 0 | _ | 40 | ns | | $\mathbf{t}_{\mathrm{WHZ}}$ | Write to Output in High-Z | 0 | _ | 50 | ns | Note: 1. A write cycle occurs during the overlap of a low $\overline{CS}$ and a low $\overline{WE}$ - 2. OE may be both high and low in a write cycle - 3. $t_{AS}$ is specified from $\overline{CS}$ or $\overline{WE}$ , whichever occurs last - 4. $t_{WP}$ is an overlap time of a low $\overline{CS}$ and a low $\overline{WE}$ - 5. $t_{WR},\,t_{DW}$ and $t_{DH}$ is specified from $\overline{CS}$ or $\overline{WE},$ whichever occurs first - 6. twHz is specified by the time when DATA OUT is floating, not defined by output level - 7. When I/O pins are data output mode, don't force inverse signals to those pins #### **Functional Description** The HT6116-70 is a 2K×8 bit SRAM. When the $\overline{\mathrm{CS}}$ pin of the chip is set to "low", data can be written in or read from eight data pins; otherwise, the chip is in the standby mode. During a write cycle, the data pins are defined as the input state by setting the $\overline{\text{WE}}$ pin to low. Data should be ready before the rising edge of the $\overline{\text{WE}}$ pin according to the timing of the writing cycle. While in the read cycle, the $\overline{\rm WE}$ pin is set to high and the OE pin is set to low to define the data pins as the output state. All data pins are defined as a three-state type, controlled by the $\overline{OE}$ pin. In both cycles (namely, write and read cycles), the locations are defined by the address pins A0~A10. The following table illustrates the relations of WE, OE, CS and their corresponding mode. | $\overline{\mathbf{cs}}$ | ŌE | WE | Mode | D0~D7 | |--------------------------|----|----|---------|--------| | Н | X | X | Standby | High-Z | | L | L | Н | Read | Dout | | L | Н | Н | Read | High-Z | | L | X | L | Write | Din | where X stands for "don't care". H stands for high level L stands for low level. ## **Timing Diagrams** # Read cycle (1) # Read cycle (1, 2, 4) # Read cycle (1, 3, 4) Notes: - (1) $\overline{\text{WE}}$ is high during the Read cycle - (2) Device is continuously enabled, $\overline{\text{CS}}$ =V<sub>IL</sub> - (3) Address is valid prior to or coincident with the $\overline{\text{CS}}$ transition low. - (4) $\overline{\text{OE}}$ = $V_{\text{IL}}$ - (5) Transition is measured $\pm 500 \text{mV}$ from the steady state. ## Write cycle 1 (1) # Write cycle 2 (1,6) Notes: (1) $\overline{\text{WE}}$ must be high during all address transitions. - (2) A write occurs during the overlap (twp) of a low $\overline{\text{CS}}$ and a low $\overline{\text{WE}}$ . - (3) $t_{WR}$ is measured from the earlier of $\overline{CS}$ or $\overline{WE}$ going high to the end of the write cycle. - (4) During this period, I/O pins are in the output state, so the input signals of the opposite phase to the outputs must not be applied. - (5) If the $\overline{\text{CS}}$ low transition occurs simultaneously with the $\overline{\text{WE}}$ low transitions or after the $\overline{\text{WE}}$ transition, outputs remain in a high impedance state. - (6) $\overline{OE}$ is continuously low ( $\overline{OE}$ =V<sub>IL</sub>). - (7) D<sub>OUT</sub> is at the same phase of the write data of this write cycle. - (8) $D_{OUT}$ is the read data of the next address. - (9) If $\overline{\text{CS}}$ is low during this period, I/O pins are in the output state; then the data input signals of the opposite phase to the outputs must not be applied to them. - (10) Transition is measured $\pm$ 500mV from the steady state. #### **Data Rentention Characteristics** $(Ta=-40^{\circ}C \text{ to } +85^{\circ}C)$ | Symbol | Parameter | Conditions | Min. | Max. | Unit | |-----------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|------| | $ m V_{DR}$ | $ m V_{DD}$ for Data Retention | $\overline{\mathrm{CS}} \geq \mathrm{V_{DD}}\text{-}0.2\mathrm{V}$ | 2 | 5.5 | V | | $I_{CCDR}$ | Data Retention Current | $\begin{aligned} &V_{DD}\text{=}3V, \overline{CS} \geq V_{DD}\text{-}0.2V\\ &V_{IN} \geq V_{DD}\text{-}0.2V \text{ or } V_{IN} \leq 0.2V \end{aligned}$ | _ | 50 | μА | | $\mathbf{t}_{\mathrm{CDR}}$ | Chip Disable Data Retention Time | See Retention Timing | 0 | _ | ns | | $\mathbf{t_R}$ | Operation Recovery Time | See Retention Timing | ${ m t_{RC}}^*$ | _ | ns | $t_{RC}$ =Read Cycle Time ## **Low VDD Data Retention Timing** ## **Characteristic Curves**