SLLS505E - FEBRUARY 2002 - REVISED NOVEMBER 2002 # 3.3-V RS-485 TRANSCEIVERS #### **FEATURES** - Operates With a 3.3-V Supply - Bus-Pin ESD Protection Exceeds 16 kV HBM - 1/8 Unit-Load Option Available (Up to 256 Nodes on the Bus) - Optional Driver Output Transition Times for Signaling Rates<sup>†</sup> of 1 Mbps, 10 Mbps and 25 Mbps - Meets or Exceeds the Requirements of ANSI TIA/EIA-485-A - Bus-Pin Short Circuit Protection From –7 V to 12 V - Low-Current Standby Mode . . . 1 μA Typical - Open-Circuit and Shorted-Bus Failsafe Receiver - Thermal Shutdown Protection - Glitch-Free Power-Up and Power-Down Protection for Hot-Plugging Applications - SN75176 Footprint #### **APPLICATIONS** - Digital Motor Control - Utility Meters - Chassis-to-Chassis Interconnects - Electronic Security Stations - Industrial Process Control - Building Automation - Point-of-Sale (POS) Terminals and Networks #### DESCRIPTION SN65HVD10, SN75HVD10, SN65HVD11, SN75HVD11, SN65HVD12, and SN75HVD12 combine a 3-state differential line driver and differential input line receiver that operate with a single 3.3-V power supply. They are designed for balanced transmission lines and meet or exceed ANSI standard TIA/EIA-485-A and ISO 8482:1993. These differential bus transceivers are monolithic integrated circuits designed for bidirectional data communication on multipoint bus-transmission lines. The drivers and receivers have active-high and active-low enables respectively, that can be externally connected together to function as direction control. Very low device standby supply current can be achieved by disabling the driver and the receiver. The driver differential outputs and receiver differential inputs connect internally to form a differential input/output (I/O) bus port that is designed to offer minimum loading to the bus whenever the driver is disabled or $V_{CC} = 0$ . These parts feature wide positive and negative common-mode voltage ranges, making them suitable for party-line applications. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. †The signaling rate of a line is the number of voltage transitions that are made per second expressed in the units bps (bits per second). These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### ORDERING INFORMATION | SIGNALING | | _ | PAC | | | |-----------|------------|----------------|-------------|------------|--------------| | RATE | UNIT LOADS | TA | SOIC(1) | PDIP | SOIC MARKING | | 25 Mbps | 1/2 | | SN65HVD10D | SN65HVD10P | VP10 | | 10 Mbps | 1/8 | –40°C to 85°C | SN65HVD11D | SN65HVD11P | VP11 | | 1 Mbps | 1/8 | | SN65HVD12D | SN65HVD12P | VP12 | | 25 Mbps | 1/2 | | SN75HVD10D | SN75HVD10P | VN10 | | 10 Mbps | 1/8 | −0°C to 70°C | SN75HVD11D | SN75HVD11P | VN11 | | 1 Mbps | 1/8 | | SN75HVD12D | SN75HVD12P | VN12 | | 25 Mbps | 1/2 | 4000 1- 40500 | SN65HVD10QD | _ | VP10Q | | 10 Mbps | 1/8 | -40°C to 125°C | SN65HVD11QD | - | VP11Q | <sup>(1)</sup> The D package is available taped and reeled. Add an R suffix to the part number (i.e., SN75HVD11DR). #### **PACKAGE DISSIPATION RATINGS** | PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR <sub>(1)</sub> ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING | |---------|---------------------------------------|------------------------------------------------------------|---------------------------------------|---------------------------------------|----------------------------------------| | D(2) | 725 mW | 5.8 mW/°C | 464 mW | 377 mW | 145 mW | | D(3) | 1282 mW | 10.3 mW/°C | 822 mW | 667 mW | 255 mW | | Р | 1150 mW | 9.2 mW/°C | 736 mW | 598 mW | - | <sup>(1)</sup> This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow. #### **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range unless otherwise noted (1) (2) | | | | SN65HVD10,SN75HVD10<br>SN65HVD11,SN75HVD11<br>SN65HVD12,SN75HVD12 | |--------------------------------------------------------------|-------------------------------------------------------------------------------------|---------------|-------------------------------------------------------------------| | Supply voltage range, VCC | | | −0.3 V to 6 V | | Voltage range at A or B | | | −9 V to 14 V | | Input voltage range at D, DE, | -0.5 V to V <sub>CC</sub> + 0.5 V | | | | Voltage input range, transient p | Voltage input range, transient pulse, A and B, through 100 $\Omega$ (see Figure 11) | | | | | | A, B and GND | 16 kV | | Electrostatic discharge | Human body model <sup>(3)</sup> | All pins | 4 kV | | | Charged-devicemodel(4) | AllpinsCharge | 1 kV | | Continuous total power dissipation | | | See Dissipation Rating Table | | Storage temperature range, T <sub>Stg</sub> | | | −65°C to 150°C | | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | | | 260°C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. <sup>(2)</sup> Tested in accordance with the Low-K thermal metric definitions of EIA/JESD51-3. <sup>(3)</sup> Tested in accordance with the High-K thermal metric definitions of EIA/JESD51-7. <sup>(2)</sup> All voltage values, except differential I/O bus voltages, are with respect to network ground terminal. <sup>(3)</sup> Tested in accordance with JEDEC Standard 22, Test Method A114-A. <sup>(4)</sup> Tested in accordance with JEDEC Standard 22, Test Method C101. SLLS505E - FEBRUARY 2002 - REVISED NOVEMBER 2002 # **RECOMMENDED OPERATING CONDITIONS** | | | MIN | NOM MAX | UNIT | |-------------------------------------------------------------------------------------------|------------|-------|---------|------| | Supply voltage, V <sub>CC</sub> | | 3 | 3.6 | V | | Voltage at any bus terminal (separately or common mode) V <sub>I</sub> or V <sub>IC</sub> | | _7(1) | 12 | V | | High-level input voltage, VIH | D, DE, RE | 2 | Vcc | V | | Low-level input voltage, V <sub>IL</sub> | D, DE, RE | 0 | 0.8 | V | | Differential input voltage, VID (see Figure 7) | · | -12 | 12 | V | | | Driver | -60 | | | | High-level output current, IOH | Receiver | -8 | | mA | | | Driver | | 60 | | | Low-level output current, IOL | Receiver | | 8 | mA | | | SN65HVD10Q | 40 | | | | | SN65HVD11Q | -40 | 125 | °C | | | SN65HVD10 | | | | | | SN65HVD11 | -40 | 85 | °C | | Operating free-air temperature, T <sub>A</sub> | SN65HVD12 | | | | | | SN75HVD10 | | | | | | SN75HVD11 | 0 | 70 | °C | | | SN75HVD12 | | | | <sup>(1)</sup> The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet. # **DRIVER ELECTRICAL CHARACTERISTICS** | PARAMETER | | TEST CONDITIONS | | MIN | TYP(1) | MAX | UNIT | | |----------------------|----------------------------------------------------|-----------------|----------------------------------------------------------------------------|-------------------------------------------------|--------|-----|------|----| | VIK | Input clamp voltage | | $I_{I} = -18 \text{ mA}$ | | -1.5 | | | V | | | | | IO = 0 | | 2 | | VCC | | | IVODI | Differential output voltage(2) | | $R_L = 54 \Omega$ , See | Figure 1 | 1.5 | | | V | | | | | $V_{test} = -7 \text{ V to } \cdot$ | 12 V, See Figure 2 | 1.5 | | | | | Δ V <sub>OD</sub> | Change in magnitude of differential output voltage | it | See Figure 1 an | d Figure 2 | -0.2 | | 0.2 | ٧ | | VOC(PP) | Peak-to-peak common-mode output volta | age | | | | 400 | | mV | | V <sub>OC</sub> (SS) | Steady-state common-mode output volta | ge | See Figure 3 | | 1.4 | | 2.5 | V | | ΔVOC(SS) | Change in steady-state common-mode o voltage | utput | - See rigule 3 | | -0.05 | | 0.05 | ٧ | | loz | High-impedance output current | - | See receiver input currents | | | | | | | 1. | Inputcurrent | D | | | -100 | | 0 | μΑ | | 11 | inputcurient | DE | | | 0 | | 100 | μΑ | | los | Short-circuit output current | | $-7 \text{ V} \le \text{V}_0 \le 12$ | V | -250 | | 250 | mA | | C <sub>(OD)</sub> | Differential output capacitance | | $V_{OD} = 0.4 \sin (4)$ | 4E6πt) + 0.5 V, DE at 0 V | | 16 | | pF | | | | | RE at V <sub>CC</sub> ,<br>D & DE at<br>V <sub>CC</sub> , No load | Receiver disabled and driver enabled | | 9 | 15.5 | mA | | Icc | Supply current | | RE at V <sub>CC</sub> ,<br>D at V <sub>CC</sub> ,<br>DE at 0 V,<br>No load | Receiver disabled and driver disabled (standby) | | 1 | 5 | μА | | | | | RE at 0 V,<br>D & DE at<br>V <sub>CC</sub> , No load | Receiver enabled and driver enabled | | 9 | 15.5 | mA | <sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply. <sup>(2)</sup> For $T_A > 85^{\circ}C$ , V<sub>CC</sub> is ±5%. #### **DRIVER SWITCHING CHARACTERISTICS** | | PARAMETER | | TEST CONDITIONS | MIN | TYP(1) | MAX | UNIT | | |-----------------------------------------------------------------|----------------------------------------------------------------|-------|--------------------------------------------------------------|-----|--------|-------|------|--| | | | HVD10 | | 5 | 8.5 | 16 | | | | <sup>t</sup> PLH | Propagation delay time, low-to-high-level output | HVD11 | | 18 | 25 | 40 | ns | | | | | HVD12 | | 135 | 200 | 300 | | | | | | HVD10 | | 5 | 8.5 | 16 | | | | <sup>t</sup> PHL | Propagation delay time, high-to-low-level output | HVD11 | | 18 | 25 | 40 | ns | | | | | HVD12 | | 135 | 200 | 300 | | | | | | HVD10 | ] | 3 | 4.5 | 10 | | | | t <sub>r</sub> | Differential output signal rise time | HVD11 | $R_L = 54 \Omega$ , $C_L = 50 pF$ ,<br>See Figure 4 | 10 | 20 | 30 | ns | | | | | HVD12 | - See i igule 4 | 100 | 170 | 300 | | | | | | HVD10 | | 3 | 4.5 | 10 | | | | t <sub>f</sub> | Differential output signal fall time | HVD11 | | 10 | 20 | 30 | ns | | | | | HVD12 | | 100 | 170 | 300 | | | | | | HVD10 | | | | 1.5 | | | | tsk(p) | Pulse skew ( tpHL - tpLH ) | HVD11 | | | | 2.5 | ns | | | W / | | HVD12 | | | | 7 | ] | | | | | HVD10 | | | | 6 | | | | t <sub>sk(pp)</sub> (2) | Part-to-part skew | HVD11 | | | | 11 | ns | | | - (11) | | HVD12 | ] | | | 100 | | | | | | HVD10 | - | | | 31 | | | | <sup>t</sup> PZH | Propagation delay time,<br>high-impedance-to-high-level output | HVD11 | | | | 55 | ns | | | | riigii-irripedance-to-riigii-ieveroutput | HVD12 | $R_L = 110 \Omega$ , $\overline{RE}$ at 0 V, | | 300 | | | | | | | HVD10 | See Figure 5 | 25 | | | | | | <sup>t</sup> PHZ | Propagation delay time,<br>high-level-to-high-impedance output | HVD11 | | | | 55 ns | | | | | riigii-level-to-riigii-iiripedance output | HVD12 | ] | 300 | | | | | | | | HVD10 | | | | 26 | | | | <sup>t</sup> PZL | Propagation delay time,<br>high-impedance-to-low-level output | HVD11 | | | | 55 | ns | | | | nigh-impedance-to-low-level output | HVD12 | $R_{\parallel} = 110 \Omega, \overline{RE} \text{ at 0 V},$ | | | 300 | 1 | | | | | HVD10 | See Figure 6 | | | 26 | | | | Propagation delay time, tPLZ low-level-to-high-impedance output | | HVD11 | ] | | | 75 | ns | | | | iow level to might impedance output | HVD12 | ] | | | 400 | | | | <sup>t</sup> PZH | Propagation delay time, standby-to-high-level outpu | ut | $R_L$ = 110 Ω, $\overline{RE}$ at 3 V,<br>See Figure 5 | | | 6 | μs | | | <sup>t</sup> PZL | Propagation delay time, standby-to-low-level output | t | $R_L = 110 \Omega$ , $\overline{RE}$ at 3 V,<br>See Figure 6 | | | 6 | μs | | <sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply. (2) t<sub>Sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits. SLLS505E - FEBRUARY 2002 - REVISED NOVEMBER 2002 # RECEIVER ELECTRICAL CHARACTERISTICS | | PARAMETER | Т | EST CONDITIO | NS | MIN | TYP(1) | MAX | UNIT | |-------------------|-----------------------------------------------------------|----------------------------------------------------------------------------|---------------------------|--------------------|-------|--------|-------|------| | V <sub>IT+</sub> | Positive-going input threshold voltage | IO = -8 mA | | | | | -0.01 | | | V <sub>IT</sub> – | Negative-going input threshold voltage | I <sub>O</sub> = 8 mA | | | -0.2 | | | V | | V <sub>hys</sub> | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT-</sub> ) | | | | | 35 | | mV | | VIK | Enable-input clamp voltage | I <sub>I</sub> = -18 mA | | | -1.5 | | | V | | VOH | High-level output voltage | V <sub>ID</sub> = 200 mV, | $I_{OH} = -8 \text{ mA},$ | See Figure 7 | 2.4 | | | V | | $V_{OL}$ | Low-level output voltage | $V_{ID} = -200 \text{ mV},$ | $I_{OL} = 8 \text{ mA},$ | See Figure 7 | | | 0.4 | V | | loz | High-impedance-state output current | VO = 0 or $VCC$ | RE at V <sub>CC</sub> | | -1 | | 1 | μΑ | | | | $V_A$ or $V_B = 12 V$ | | | | 0.05 | 0.11 | | | | | $V_A$ or $V_B = 12 V$ , | VCC = 0 V | HVD11, HVD12, | | 0.06 | 0.13 | 4 | | | | $V_A$ or $V_B = -7 V$ | | Other input at 0 V | -0.1 | -0.05 | | mA | | 1. | Due input sument | $V_A$ or $V_B = -7 V$ , | VCC = 0 V | | -0.05 | -0.04 | | | | 1 <sub>1</sub> | I <sub>I</sub> Bus input current | $V_A$ or $V_B = 12 V$ | | | | 0.2 | 0.5 | | | | | $V_A$ or $V_B = 12 V$ , | VCC = 0 V | HVD10, | | 0.25 | 0.5 | mΛ | | | | $V_A$ or $V_B = -7 V$ | | Other input at 0 V | -0.4 | -0.2 | | mA | | | | $V_A$ or $V_B = -7 V$ , | VCC = 0 V | | -0.4 | -0.15 | | | | Œ | High-level input current, RE | V <sub>IH</sub> = 2 V | | | -30 | | 0 | μΑ | | ᆜ | Low-level input current, RE | V <sub>IL</sub> = 0.8 V | | | -30 | | 0 | μΑ | | C <sub>ID</sub> | Differential input capacitance | V <sub>ID</sub> = 0.4 sin (4E6 | πt) + 0.5 V, DE | at 0 V | | 15 | | pF | | | | RE at 0 V,<br>D & DE at 0 V,<br>No load | Receiver enabl disabled | ed and driver | | 4 | 8 | mA | | Icc | Supply current | RE at V <sub>CC</sub> ,<br>D at V <sub>CC</sub> ,<br>DE at 0 V,<br>No load | Receiver disabled (stand | | | 1 | 5 | μΑ | | | | RE at 0 V,<br>D & DE at V <sub>CC</sub> ,<br>No load | Receiver enabl<br>enabled | ed and driver | | 9 | 15.5 | mA | <sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply. #### RECEIVER SWITCHING CHARACTERISTICS | | PARAMETER | | TEST CONDITIONS | MIN | TYP(1) | MAX | UNIT | |-------------------------|------------------------------------------------------|----------------|--------------------------------------------------------------------------------------------------|------|--------|-----|------| | tPLH | Propagation delay time, low-to-high-level output | HVD10 | | 12.5 | 20 | 25 | | | tPHL | Propagation delay time, high-to-low-level output | HVD10 | | 12.5 | 20 | 25 | ns | | tPLH | Propagation delay time, low-to-high-level output | HVD11<br>HVD12 | | 30 | 55 | 70 | ns | | <sup>t</sup> PHL | Propagation delay time, high-to-low-level output | HVD11<br>HVD12 | $V_{ID} = -1.5 \text{ V} \text{ to } 1.5 \text{ V},$ $C_L = 15 \text{ pF}, \text{ See Figure 8}$ | 30 | 55 | 70 | ns | | | | HVD10 | | | | 1.5 | | | tsk(p) | Pulse skew ( tpHL - tpLH ) | HVD11 | | | | 4 | ns | | W / | | HVD12 | | | | 4 | | | | | HVD10 | | | | 8 | | | t <sub>sk(pp)</sub> (2) | Part-to-part skew | HVD11 | | | | 15 | ns | | , | | HVD12 | | | | 15 | | | t <sub>r</sub> | Output signal rise time | | 0 45 5 0 5 | 1 | 2 | 5 | | | t <sub>f</sub> | Output signal fall time | | C <sub>L</sub> = 15 pF, See Figure 8 | 1 | 2 | 5 | ns | | tPZH(1) | Output enable time to high level | | | | | 15 | | | tPZL(1) | | | C <sub>L</sub> = 15 pF, DE at 3 V, | | | 15 | | | tPHZ | PHZ Output disable time from high level | | See Figure 9 | | | 20 | ns | | tPLZ | Output disable time from low level | | | | | 15 | | | tPZH(2) | Propagation delay time, standby-to-high-level output | | C <sub>L</sub> = 15 pF, DE at 0, | | | 6 | _ | | tPZL(2) | Propagation delay time, standby-to-low-level output | ut | See Figure 10 | | | 6 | μs | <sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply. (2) t<sub>Sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits. Figure 1. Driver V<sub>OD</sub> Test Circuit and Voltage and Current Definitions Figure 2. Driver V<sub>OD</sub> With Common-Mode Loading Test Circuit Input: PRR = 500 kHz, 50% Duty Cycle, $t_{f}$ <6ns, $t_{f}$ <6ns, $Z_{O}$ = 50 $\Omega$ Figure 3. Test Circuit and Definitions for the Driver Common-Mode Output Voltage Generator: PRR = 500 kHz, 50% Duty Cycle, $t_{\Gamma}$ <6 ns, $t_{f}$ <6 ns, $Z_{O}$ = 50 $\Omega$ Figure 4. Driver Switching Test Circuit and Voltage Waveforms Generator: PRR = 500 kHz, 50% Duty Cycle, $t_{f}$ <6 ns, $t_{f}$ <6 ns, $Z_{o}$ = 50 $\Omega$ Figure 5. Driver High-Level Enable and Disable Time Test Circuit and Voltage Waveforms Generator: PRR = 500 kHz, 50% Duty Cycle, $t_{\text{r}}$ <6 ns, $t_{\text{f}}$ <6 ns, $Z_{\text{O}}$ = 50 $\Omega$ Figure 6. Driver Low-Level Output Enable and Disable Time Test Circuit and Voltage Waveforms Figure 7. Receiver Voltage and Current Definitions Generator: PRR = 500 kHz, 50% Duty Cycle, $t_{\text{r}}$ <6 ns, $t_{\text{f}}$ <6 ns, $Z_{\text{O}}$ = 50 $\Omega$ Figure 8. Receiver Switching Test Circuit and Voltage Waveforms Generator: PRR = 500 kHz, 50% Duty Cycle, $t_r$ <6 ns, $t_f$ <6 ns, $Z_0$ = 50 $\Omega$ Figure 9. Receiver Enable and Disable Time Test Circuit and Voltage Waveforms With Drivers Enabled Generator: PRR = 100 kHz, 50% Duty Cycle, $t_{f}$ <6 ns, $t_{f}$ <6 ns, $Z_{O}$ = 50 $\Omega$ Figure 10. Receiver Enable Time From Standby (Driver Disabled) NOTE: This test is conducted to test survivability only. Data stability at the R output is not specified. Figure 11. Test Circuit, Transient Over Voltage Test SLLS505E - FEBRUARY 2002 - REVISED NOVEMBER 2002 DRIVER # **Function Tables** | INPUT | ENABLE | OUT | PUTS | |-------|--------|-----|------| | D | DE | Α | В | | Н | Н | Н | L | | L | Н | L | Н | | X | L | Z | Z | | Open | Н | Н | L | #### **RECEIVER** | DIFFERENTIALINPUTS | ENABLE | OUTPUT | |-----------------------------------------------------------|--------|--------| | $V_{ID} = V_A - V_B$ | RE | R | | V <sub>ID</sub> ≤ -0.2 V | L | L | | $-0.2 \text{ V} < \text{V}_{\text{ID}} < -0.01 \text{ V}$ | L | ? | | –0.01 V ≤ V <sub>ID</sub> | L | Н | | X | Н | Z | | Open Circuit | L | Н | | Short Circuit | L | Н | $H = high \ level; \quad L = low \ level; \quad Z = high \ impedance; \quad X = irrelevant;$ <sup>? =</sup> indeterminate # **EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS** | | R1/R2 | R3 | |-----------|---------------|----------------| | SN65HVD10 | 9 kΩ | <b>45 k</b> Ω | | SN65HVD11 | <b>36 k</b> Ω | <b>180 k</b> Ω | | SN65HVD12 | <b>36 k</b> Ω | 180 k $\Omega$ | HVD11 #### TYPICAL CHARACTERISTICS HVD10 **BUS INPUT CURRENT** #### TYPICAL CHARACTERISTICS Figure 18 Figure 19 # **TYPICAL CHARACTERISTICS** # DRIVER OUTPUT CURRENT Figure 20 #### APPLICATION INFORMATION | Device | Number of Devices on Bus | |--------|--------------------------| | HVD10 | 64 | | HVD11 | 256 | | HVD12 | 256 | NOTE: The line should be terminated at both ends with its characteristic impedance (R<sub>T</sub> = Z<sub>O</sub>). Stub lengths off the main line should be kept as short as possible. Figure 21. Typical Application Circuit Figure 22. HVD12 Input and Output Through 2000 Feet of Cable An example application for the HVD12 is illustrated in Figure 21. Two HVD12 transceivers are used to communicate data through a 2000 foot (600 m) length of Commscope 5524 category 5e+ twisted pair cable. The bus is terminated at each end by a $100-\Omega$ resistor, matching the cable characteristic impedance. Figure 22 illustrates operation at a signaling rate of 250 kbps. # **MECHANICAL DATA** # D (R-PDSO-G\*\*) PACKAGE # PLASTIC SMALL-OUTLINE #### **8 PINS SHOWN** - NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-012 # **MECHANICAL DATA** # P (R-PDIP-T8) # **PLASTIC DUAL-IN-LINE** - NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2002, Texas Instruments Incorporated