SCAS544D - OCTOBER 1995 - REVISED JANUARY 2000

- Inputs Are TTL-Voltage Compatible
- **EPIC™** (Enhanced-Performance Implanted CMOS) 1-µm Process
- **Package Options Include Plastic** Small-Outline (DW) Shrink Small-Outline (DB), and Thin Shrink Small-Outline (PW) Packages, Ceramic Chip Carriers (FK) and Flatpacks (W), and Standard Plastic (N) and Ceramic (J) DIPs

### description

These 8-bit latches feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. The devices are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The eight latches are D-type transparent latches. When the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs.

A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines in bus-organized systems without need for interface or pullup components.

SN54ACT373...J OR W PACKAGE SN74ACT373...DB, DW, N, OR PW PACKAGE (TOP VIEW)



SN54ACT373...FK PACKAGE (TOP VIEW)



OE does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

The SN54ACT373 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ACT373 is characterized for operation from -40°C to 85°C.

#### **FUNCTION TABLE** (each latch)

|    | INPUTS |   | OUTPUT         |
|----|--------|---|----------------|
| OE | LE     | D | Q              |
| L  | Н      | Н | Н              |
| L  | Н      | L | L              |
| L  | L      | Χ | Q <sub>0</sub> |
| Н  | X      | X | Z              |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC is a trademark of Texas Instruments Incorporated



SCAS544D - OCTOBER 1995 - REVISED JANUARY 2000

### logic symbol<sup>†</sup>

#### OE ΕN 11 LE C1 3 2 1D 1D $\nabla$ 1Q 4 5 2D 2Q 7 6 3D 3Q 8 9 4D 4Q 13 12 5D **5Q** 14 15 6D 6Q 17 16 7D 7Q 18 19 8D 8Q

### logic diagram (positive logic)



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡

| Supply voltage range, V <sub>CC</sub>                                                         |              | –0.5 V to 7 V                              |
|-----------------------------------------------------------------------------------------------|--------------|--------------------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                                              |              | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ |
| Output voltage range, VO (see Note 1)                                                         |              | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ )                                 |              | ±20 mA                                     |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CO</sub> |              |                                            |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ )                                    |              |                                            |
| Continuous current through V <sub>CC</sub> or GND                                             |              | ±200 mA                                    |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2):                                      | : DB package | 70°C/W                                     |
| ,                                                                                             | DW package   | 58°C/W                                     |
|                                                                                               | N package    | 69°C/W                                     |
|                                                                                               | PW package   | 83°C/W                                     |
| Storage temperature range, T <sub>stg</sub>                                                   |              | –65°C to 150°C                             |

<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. The package thermal impedance is calculated in accordance with JESD 51.



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

### recommended operating conditions (see Note 3)

|                 |                                    | SN54ACT373 |     | SN74A | UNIT |      |
|-----------------|------------------------------------|------------|-----|-------|------|------|
|                 |                                    | MIN        | MAX | MIN   | MAX  | UNIT |
| Vcc             | Supply voltage                     | 4.5        | 5.5 | 4.5   | 5.5  | V    |
| VIH             | High-level input voltage           | 2          |     | 2     |      | V    |
| VIL             | Low-level input voltage            |            | 0.8 |       | 0.8  | V    |
| ٧ <sub>I</sub>  | Input voltage                      | 0          | VCC | 0     | VCC  | V    |
| Vo              | Output voltage                     | 0          | VCC | 0     | VCC  | V    |
| ІОН             | High-level output current          |            | -24 |       | -24  | mA   |
| l <sub>OL</sub> | Low-level output current           |            | 24  |       | 24   | mA   |
| Δt/Δν           | Input transition rise or fall rate | 0          | 8   | 0     | 8    | ns/V |
| TA              | Operating free-air temperature     | -55        | 125 | -40   | 85   | °C   |

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETED         | TEST CONDITIONS                                               | vcc   | T,   | Δ = 25°C | ;     | SN54A | CT373 | SN74ACT373 |      |      |
|-------------------|---------------------------------------------------------------|-------|------|----------|-------|-------|-------|------------|------|------|
| PARAMETER         | R TEST CONDITIONS                                             |       | MIN  | TYP      | MAX   | MIN   | MAX   | MIN        | MAX  | UNIT |
|                   | I <sub>OH</sub> = -50 μA                                      | 4.5 V | 4.4  | 4.49     |       | 4.4   |       | 4.4        |      |      |
|                   |                                                               | 5.5 V | 5.4  | 5.49     |       | 5.4   |       | 5.4        |      |      |
| \/o.,             | lou = 24 mA                                                   | 4.5 V | 3.86 |          |       | 3.7   |       | 3.76       |      | V    |
| Voн               | I <sub>OH</sub> = -24 mA                                      | 5.5 V | 4.86 |          |       | 4.7   |       | 4.76       |      | V    |
|                   | $I_{OH} = -50 \text{ mA}^{\dagger}$                           | 5.5 V |      |          |       | 3.85  |       |            |      |      |
|                   | $I_{OH} = -75 \text{ mA}^{\dagger}$                           | 5.5 V |      |          |       |       |       | 3.85       |      |      |
|                   | I <sub>OL</sub> = 50 μA                                       | 4.5 V |      |          | 0.1   |       | 0.1   |            | 0.1  |      |
|                   |                                                               | 5.5 V |      |          | 0.1   |       | 0.1   |            | 0.1  |      |
| \/a:              | I <sub>OL</sub> = 24 mA                                       | 4.5 V |      |          | 0.36  |       | 0.44  |            | 0.44 |      |
| VOL               |                                                               | 5.5 V |      |          | 0.36  |       | 0.44  |            | 0.44 |      |
|                   | $I_{OL} = 50 \text{ mA}^{\dagger}$                            | 5.5 V |      |          |       |       | 1.65  |            |      |      |
|                   | I <sub>OL</sub> = 75 mA <sup>†</sup>                          | 5.5 V |      |          |       |       |       |            | 1.65 |      |
| loz               | $V_O = V_{CC}$ or GND                                         | 5.5 V |      |          | ±0.25 |       | ±5    |            | ±2.5 | μΑ   |
| ΙĮ                | $V_I = V_{CC}$ or GND                                         | 5.5 V |      |          | ±0.1  |       | ±1    |            | ±1   | μΑ   |
| Icc               | $V_I = V_{CC}$ or GND, $I_O = 0$                              | 5.5 V |      |          | 4     |       | 80    |            | 40   | μΑ   |
| Δlcc <sup>‡</sup> | One input at 3.4 V,<br>Other inputs at GND or V <sub>CC</sub> | 5.5 V |      | 0.6      |       |       | 1.5   |            | 1.5  | mA   |
| C <sub>i</sub>    | $V_I = V_{CC}$ or GND                                         | 5 V   |      | 4.5      |       |       |       |            |      | pF   |

<sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 2 ms.

# timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

|                 |                             | T <sub>A</sub> = 25°C |     | SN54ACT373 |     | SN74ACT373 |     | UNIT |
|-----------------|-----------------------------|-----------------------|-----|------------|-----|------------|-----|------|
|                 |                             | MIN                   | MAX | MIN        | MAX | MIN        | MAX | UNIT |
| t <sub>W</sub>  | Pulse duration, LE high     | 7                     |     | 8.5        |     | 8          |     | ns   |
| t <sub>su</sub> | Setup time, data before LE↓ | 7                     |     | 8.5        |     | 8          |     | ns   |
| t <sub>h</sub>  | Hold time, data after LE↓   | 0                     |     | 1          |     | 1          |     | ns   |



<sup>‡</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>.

### SN54ACT373, SN74ACT373 OCTAL D-TYPE TRANSPARENT LATCHES WITH 3-STATE OUTPUTS

SCAS544D - OCTOBER 1995 - REVISED JANUARY 2000

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM    | ТО       |     | չ = 25°C | ;   | SN54A | CT373 | SN74A | CT373 | UNIT |
|------------------|---------|----------|-----|----------|-----|-------|-------|-------|-------|------|
| PARAMETER        | (INPUT) | (OUTPUT) | MIN | TYP      | MAX | MIN   | MAX   | MIN   | MAX   | UNIT |
| <sup>t</sup> PLH | D       | Q        | 2.5 | 8.5      | 10  | 1.5   | 12.5  | 1.5   | 11.5  | ns   |
| <sup>t</sup> PHL |         | Q        | 2   | 8        | 10  | 1.5   | 12.5  | 1.5   | 11.5  | 115  |
| <sup>t</sup> PLH | LE      | Q        | 2.5 | 8.5      | 11  | 1.5   | 12.5  | 2     | 11.5  | no   |
| <sup>t</sup> PHL |         |          | 2   | 8        | 10  | 1.5   | 11.5  | 1.5   | 11.5  | ns   |
| <sup>t</sup> PZH | ŌĒ      | Q        | 2   | 8        | 9.5 | 1.5   | 11.5  | 1.5   | 10.5  | ns   |
| t <sub>PZL</sub> | OE      | ά        | 2   | 7.5      | 9   | 1.5   | 11    | 1.5   | 10.5  | 115  |
| <sup>t</sup> PHZ | ŌĒ      | Q        | 2.5 | 9        | 11  | 1.5   | 14    | 2.5   | 12.5  | ns   |
| t <sub>PLZ</sub> | OE      | ά        | 1.5 | 7.5      | 8.5 | 1.5   | 11    | 1     | 10    | 115  |

## operating characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

| PARAMETER       |                               | TEST CO                 | TYP       | UNIT |    |
|-----------------|-------------------------------|-------------------------|-----------|------|----|
| C <sub>pd</sub> | Power dissipation capacitance | C <sub>L</sub> = 50 pF, | f = 1 MHz | 40   | pF |



### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_Q = 50 \ \Omega$ ,  $t_f \leq$  2.5 ns,  $t_f \leq$  2.5 ns.
- D. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated