

# DS34C87T CMOS Quad TRI-STATE® Differential Line Driver

# **General Description**

The DS34C87T is a quad differential line driver designed for digital data transmission over balanced lines. The DS34C87T meets all the requirements of EIA standard RS-422 while retaining the low power characteristics of CMOS. This enables the construction of serial and terminal interfaces while maintaining minimal power consumption.

The DS34C87T accepts TTL or CMOS input levels and translates these to RS-422 output levels. This part uses special output circuitry that enables the individual drivers to power down without loading down the bus. This device has separate enable circuitry for each pair of the four drivers. The DS34C87T is pin compatible to the DS34B7T.

All inputs are protected against damage due to electrostatic discharge by diodes to  $\mbox{$V_{CC}$}$  and ground.

### **Features**

- TTL input compatible
- Typical propagation delays: 6 ns
- Typical output skew: 0.5 ns
- Outputs won't load line when V<sub>CC</sub> = 0V
- Meets the requirements of EIA standard RS-422
- Operation from single 5V supply
- TRI-STATE outputs for connection to system buses
- Low quiescent current
- Available in surface mount

### **Connection and Logic Diagrams**



TL/F/8576-1 **Top View** 

Order Number DS34C87TJ, DS34C87TM or DS34C87TN See NS Package Number J16A, M16A or N16E



### **Truth Table**

| Input | Control<br>Input | Non-Inverting<br>Output | Inverting<br>Output |  |  |
|-------|------------------|-------------------------|---------------------|--|--|
| Н     | Н                | Н                       | L                   |  |  |
| L     | Н                | L                       | Н                   |  |  |
| X     | L                | Z                       | Z                   |  |  |

L = Low logic state

X = Irrelevan

H = High logic state

Z = TRI-STATE (high impedance)

TRI-STATE® is a registered trademark of National Semiconductor Corporation

## **Absolute Maximum Ratings** (Notes 1 & 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Maximum Power Dissipation (PD) @ 25°C (Note 3)

Ceramic "J" Package 2419 mW
Plastic "N" Package 1736 mW
SOIC Package 1226 mW
Lead Temperature (T<sub>L</sub>) (Soldering 4 sec) 260°C

This device does not meet 2000V ESD rating. (Note 12)

Min May Unite

### **Operating Conditions**

|                                                                  | IVIIII | IVIAX    | Ullits |
|------------------------------------------------------------------|--------|----------|--------|
| Supply Voltage (V <sub>CC</sub> )                                | 4.50   | 5.50     | V      |
| DC Input or Output Voltage (V <sub>IN</sub> , V <sub>OUT</sub> ) | 0      | $V_{CC}$ | V      |
| Operating Temperature Range (T <sub>A</sub> )                    |        |          |        |
| DS34C87T                                                         | -40    | +85      | °C     |
| Input Rise or Fall Times $(t_f,  t_f)$                           |        | 500      | ns     |
|                                                                  |        |          |        |

# DC Electrical Characteristics $V_{CC} = 5V \pm 10\%$ (unless otherwise specified) (Note 4)

| Symbol                         | Parameter                            | Conditions                                                                                                     |                                                                 | Min | Тур        | Max        | Units    |
|--------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----|------------|------------|----------|
| V <sub>IH</sub>                | High Level Input<br>Voltage          |                                                                                                                |                                                                 | 2.0 |            |            | V        |
| V <sub>IL</sub>                | Low Level Input<br>Voltage           |                                                                                                                |                                                                 |     |            | 0.8        | V        |
| V <sub>OH</sub>                | High Level Output<br>Voltage         | $V_{IN} = V_{IH}$ or $I_{OUT} = -20$                                                                           | ·-                                                              | 2.5 | 3.4        |            | V        |
| V <sub>OL</sub>                | Low Level Output<br>Voltage          |                                                                                                                | $V_{IN} = V_{IH} \text{ or } V_{IL},$ $I_{OUT} = 48 \text{ mA}$ |     | 0.3        | 0.5        | V        |
| V <sub>T</sub>                 | Differential Output<br>Voltage       | $R_L = 100 \Omega$ (Note 5)                                                                                    | $R_L = 100 \Omega$                                              |     | 3.1        |            | V        |
| $ V_T  -  \overline{V}_T $     | Difference In<br>Differential Output | $R_L = 100 \Omega$ (Note 5)                                                                                    |                                                                 |     |            | 0.4        | V        |
| V <sub>OS</sub>                | Common Mode<br>Output Voltage        | R <sub>L</sub> = 100 Ω<br>(Note 5)                                                                             |                                                                 |     | 2.0        | 3.0        | V        |
| $ V_{OS} - \overline{V}_{OS} $ | Difference In<br>Common Mode Output  | $R_L = 100 \Omega$ (Note 5)                                                                                    |                                                                 |     |            | 0.4        | V        |
| I <sub>IN</sub>                | Input Current                        | $V_{IN} = V_{CC}, G$                                                                                           | $V_{IN} = V_{CC}$ , GND, $V_{IH}$ , or $V_{IL}$                 |     |            | ± 1.0      | μΑ       |
| Icc                            | Quiescent Supply<br>Current          | $I_{OUT} = 0 \mu A$ ,<br>$V_{IN} = V_{CC} \text{ or GND}$<br>$V_{IN} = 2.4 \text{V or } 0.5 \text{V (Note 6)}$ |                                                                 |     | 200<br>0.8 | 500<br>2.0 | μA<br>mA |
| l <sub>OZ</sub>                | TRI-STATE Output<br>Leakage Current  | $V_{OUT} = V_{CC}$ or GND<br>Control = $V_{IL}$                                                                |                                                                 |     | ±0.5       | ± 5.0      | μΑ       |
| I <sub>SC</sub>                | Output Short<br>Circuit Current      | V <sub>IN</sub> = V <sub>CC</sub> or GND<br>(Notes 5, 7)                                                       |                                                                 | -30 |            | -150       | mA       |
| l <sub>OFF</sub>               | Power Off Output<br>Leakage Current  | V <sub>CC</sub> = 0V<br>(Note 5)                                                                               | $V_{OUT} = 6V$ $V_{OUT} = -0.25V$                               |     |            | 100<br>100 | μA<br>μA |

Note 1: Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provide conditions for actual device operation.

Note 2: Unless otherwise specified, all voltages are referenced to ground. All currents into device pins are positive; all currents out of device pins are negative.

Note 3: Ratings apply to ambient temperature at 25°C. Above this temperature derate N Package 13.89 mW/°C, J Package 16.13 mW/°C, and M Package 9.80 mW/°C.

Note 4: Unless otherwise specified, min/max limits apply across the  $-40^{\circ}$ C to 85°C temperature range. All typicals are given for  $V_{CC}=5V$  and  $T_{A}=25^{\circ}$ C.

Note 5: See EIA Specification RS-422 for exact test conditions.

Note 6: Measured per input. All other inputs at V<sub>CC</sub> or GND.

Note 7: This is the current sourced when a high output is shorted to ground. Only one output at a time should be shorted.

# Switching Characteristics $V_{CC}=5V\pm10\%,\,t_f,\,t_f\leq 6$ ns (Figures 1, 2, 3, and 4) (Note 4)

| Symbol                              | Parameter                                  | Conditions | Min | Тур | Max | Units |
|-------------------------------------|--------------------------------------------|------------|-----|-----|-----|-------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay<br>Input to Output       | S1 Open    |     | 6   | 11  | ns    |
| Skew                                | (Note 8)                                   | S1 Open    |     | 0.5 | 3   | ns    |
| t <sub>TLH</sub> , t <sub>THL</sub> | Differential Output Rise<br>And Fall Times | S1 Open    |     | 6   | 10  | ns    |
| $t_{PZH}$                           | Output Enable Time                         | S1 Closed  |     | 12  | 25  | ns    |
| $t_{PZL}$                           | Output Enable Time                         | S1 Closed  |     | 13  | 26  | ns    |
| $t_{PHZ}$                           | Output Disable Time (Note 9)               | S1 Closed  |     | 4   | 8   | ns    |
| t <sub>PLZ</sub>                    | Output Disable Time (Note 9)               | S1 Closed  |     | 6   | 12  | ns    |
| C <sub>PD</sub>                     | Power Dissipation Capacitance (Note 10)    |            |     | 100 |     | pF    |
| C <sub>IN</sub>                     | Input Capacitance                          |            |     | 6   |     | pF    |

Note 8: Skew is defined as the difference in propagation delays between complementary outputs at the 50% point.

Note 9: Output disable time is the delay from the control input being switched to the output transistors turning off. The actual disable times are less than indicated due to the delay added by the RC time constant of the load.

Note 10:  $C_{PD}$  determines the no load dynamic power consumption,  $P_D = C_{PD} \ V^2_{CC} \ f + I_{CC} \ V_{CC}$ , and the no load dynamic current consumption,  $I_S = C_{PD} \ V_{CC} \ f + I_{CC}$ .

# $\begin{array}{ll} \textbf{Comparison Table of Switching Characteristics into ``LS-Type" Load} \\ \textbf{V}_{CC} = 5 \text{V, T}_{A} = \ +25 ^{\circ}\text{C, t}_{r} \leq 6 \text{ ns, t}_{f} \leq 6 \text{ ns (Figures 4, 5, 6, 7, 8 and 9) (Note 11)} \\ \end{array}$

| Symbol                              | Parameter                               | Conditions                                                      | DS34C87 |     | DS3487 |     | Units |  |
|-------------------------------------|-----------------------------------------|-----------------------------------------------------------------|---------|-----|--------|-----|-------|--|
| Symbol                              | raiametei                               | Conditions                                                      | Тур     | Max | Тур    | Max | Onits |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay<br>Input to Output    |                                                                 | 6       | 10  | 10     | 15  | ns    |  |
| Skew                                | (Note 8)                                |                                                                 | 1.5     | 2.0 |        |     | ns    |  |
| t <sub>THL</sub> , t <sub>TLH</sub> | Differential Output Rise and Fall Times |                                                                 | 4       | 7   | 10     | 15  | ns    |  |
| t <sub>PHZ</sub>                    | Output Disable Time<br>(Note 9)         | $C_L = 50 \text{ pF}, R_L = 200\Omega,$<br>S1 Closed, S2 Closed | 8       | 11  | 17     | 25  | ns    |  |
| t <sub>PLZ</sub>                    | Output Disable Time<br>(Note 9)         | $C_L = 50 \text{ pF, R}_L = 200\Omega,$<br>S1 Closed, S2 Closed | 7       | 10  | 15     | 25  | ns    |  |
| t <sub>PZH</sub>                    | Output Enable Time                      | $C_L = 50 \text{ pF, } R_L = \infty,$<br>S1 Open, S2 Closed     | 11      | 19  | 11     | 25  | ns    |  |
| t <sub>PZL</sub>                    | Output Enable Time                      | $C_L = 50 \text{ pF, R}_L = 200\Omega,$<br>S1 Closed, S2 Open   | 14      | 21  | 15     | 25  | ns    |  |

Note 11: This table is provided for comparison purposes only. The values in this table for the DS34C87 reflect the performance of the device but are not tested or

Note 12: ESD Rating: HBM (1.5 k $\Omega$ , 100 pF)

Inputs ≥ 1500V  $Outputs \, \geq \, 1000V$ EIAJ (0 $\Omega$ , 200 pF) All Pins ≥ 350V

# **AC Test Circuit and Switching Time Waveforms**



Note: C1 = C2 = C3 = 40 pF (including Probe and Jig Capacitance), R1 = R2 =  $50\Omega$ , R3 =  $500\Omega$ 

#### FIGURE 1. AC Test Circuit



FIGURE 2. Propagation Delays



FIGURE 3. Enable and Disable Times



Input pulse; f = 1 MHz, 50%,  $t_f \le 6$  ns,  $t_f \le 6$  ns FIGURE 4. Differential Rise and Fall Times



FIGURE 5. Propagation Delays Test Circuit for "LS-Type" Load



FIGURE 6. Differential Rise and Fall Times Test Circuit for "LS-Type" Load



FIGURE 7. Load Enable and Disable Times Test Circuit for "LS-Type" Load

# AC Test Circuit and Switching Time Waveforms (Continued)



TL/F/8576-10 FIGURE 8. Load Propagation Delays for "LS-Type" Load



FIGURE 9. Load Enable and Disable Times for "LS-Type" Load

# **Typical Applications**

### Two-Wire Balanced System, RS-422



\*R<sub>T</sub> is optional although highly recommended to reduce reflection.

TL/F/8576-11





# Physical Dimensions inches (millimeters) (Continued)



16-Lead Molded Dual-In-Line Package (N) Order Number DS34C87TN NS Package Number N16E

## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



**National Semiconductor** National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

http://www.national.com

**National Semiconductor** Europe

Fax: +49 (0) 180-530 85 86 Fax: +49 (0) 180-530 so so Email: europe.support@nsc.com Deutsch Tel: +49 (0) 180-530 85 85 English Tel: +49 (0) 180-532 78 32 Français Tel: +49 (0) 180-532 95 58 Italiano Tel: +49 (0) 180-534 16 80

National Semiconductor Hong Kong Ltd.
13th Floor, Straight Block,
Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960

National Semiconductor Japan Ltd.
Tel: 81-043-299-2308
Fax: 81-043-299-2408

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications